JPH0267653U - - Google Patents
Info
- Publication number
- JPH0267653U JPH0267653U JP14675388U JP14675388U JPH0267653U JP H0267653 U JPH0267653 U JP H0267653U JP 14675388 U JP14675388 U JP 14675388U JP 14675388 U JP14675388 U JP 14675388U JP H0267653 U JPH0267653 U JP H0267653U
- Authority
- JP
- Japan
- Prior art keywords
- semiconductor device
- punching
- lead portion
- cross
- shaved
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 claims description 5
- 238000004080 punching Methods 0.000 claims 2
- 229910000679 solder Inorganic materials 0.000 claims 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49171—Fan-out arrangements
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Lead Frames For Integrated Circuits (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1988146753U JP2516394Y2 (ja) | 1988-11-10 | 1988-11-10 | 半導体装置 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1988146753U JP2516394Y2 (ja) | 1988-11-10 | 1988-11-10 | 半導体装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPH0267653U true JPH0267653U (en]) | 1990-05-22 |
JP2516394Y2 JP2516394Y2 (ja) | 1996-11-06 |
Family
ID=31416536
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP1988146753U Expired - Lifetime JP2516394Y2 (ja) | 1988-11-10 | 1988-11-10 | 半導体装置 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JP2516394Y2 (en]) |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS635912A (ja) * | 1986-06-27 | 1988-01-11 | Mitsubishi Plastics Ind Ltd | 金属被覆合成樹脂成形品の製造方法 |
JPS6318853U (en]) * | 1986-07-23 | 1988-02-08 |
-
1988
- 1988-11-10 JP JP1988146753U patent/JP2516394Y2/ja not_active Expired - Lifetime
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS635912A (ja) * | 1986-06-27 | 1988-01-11 | Mitsubishi Plastics Ind Ltd | 金属被覆合成樹脂成形品の製造方法 |
JPS6318853U (en]) * | 1986-07-23 | 1988-02-08 |
Also Published As
Publication number | Publication date |
---|---|
JP2516394Y2 (ja) | 1996-11-06 |